date 08/24/2015 **page** 1 of 34 # MODEL: NDM3ZS-60 | DESCRIPTION: AUTO COMPENSATED, DIGITAL DC-DC POL CONVERTER #### **GENERAL CHARACTERISTICS** - 7.2~14 V input range - 0.6~1.5 V programmable output - high efficiency - voltage tracking - voltage margining - Snapshot™ parametric capture - voltage/current/temperature monitoring - synchronization and phase spreading - remote differential voltage sense - programmable soft start and soft stop - fault management - Novum® Advanced Power Module - compact package vertical: 33.0 x 8.91 x 18.1 mm (1.30 x 0.351 x 0.713 in) horizontal: 33.0 x 18.1 x 7.44 mm (1.30 x 0.713 x 0.293 in) - 60 A output - adaptive algorithms - cycle-by-cycle charge management - patented SOLUS® Power Topology - SMBus interface - PMBus<sup>™</sup> Compatible | MODEL | input voltage | output voltage | output current | output wattage | |-----------|---------------|----------------|----------------|----------------| | | (Vdc) | (Vdc) | max<br>(A) | max<br>(W) | | NDM3ZS-60 | 7.2~14 | 0.6~1.5 | 60 | 90 | # **PART NUMBER KEY** NDM8ZS-80 X - X - XXX - X Base Number Pin Style: HS = Horizontal Surface mount HT = Horizontal Through-hole mount V = Vertical mount Optional Firmware Configuration: 000~ZZZ Package Option: A = loose parts B = tape and reel C = tray Pin Configuration: A = HT 3.56 mm pin length A = V 4 mm pin length B = V 5.5 mm pin length \_ Example part number: NDM3ZS-60V-A-001-C vertical module standard pin configuration loose parts package option ### CONTENTS | Pin Descriptions3 | Mechanical Drawings14~16 | |---------------------------|--------------------------| | Absolute Maximum Ratings4 | PMBus Interface18 | | | Operating Information21 | # **INTERNAL CIRCUIT DIAGRAM** # **POWER CONNECTIONS** | symbol | pin | IO type | description | |--------|--------|---------|----------------------| | VIN | 1A, 1B | Power | Input voltage | | GND | 2A, 2B | Ground | Power ground | | VOUT | 3A, 3B | Power | Output voltage | | N/C | 11, 12 | N/A | No connect on module | # **COMMUNICATION CONNECTIONS** | symbol | pin | IO type | description | |--------|-----|---------|--------------------------------------------------------------------------------------------------------| | +S | 4A | Analog | Output voltage positive sense input, N/C if not used | | -S | 4B | Analog | Output voltage negative sense input, N/C if not used | | VSET | 5A | Digital | Output voltage pin-strap | | VTRK | 5B | Analog | Voltage tracking input, N/C if not used | | SLRT | 6A | Digital | SMBus alert, N/C if not used | | SDA | 6B | Digital | SMBus data, pull-up resistor required even if not used | | SCL | 7A | Digital | SMBus clock, pull-up resistor required even if not used | | N/C | 7B | N/A | Not Connected | | SA | 8A | Digital | SMBus address pinstrap | | SYNC | 8B | Digital | Synchronization I/O, N/C if not used | | PG | 9A | Digital | Power good, pull-up resistor or configured as push-pull | | CTRL | 9B | Digital | Remote control or enable, N/C if not used, internal pull-up resistor | | DDC | 10A | Digital | Digital-DC Communications bus, pull-up resistor or configured as push-pull (stand-alone only) required | | PREF | 10B | Ground | Pin-strap ground | # **TYPICAL APPLICATION CIRCUIT** # **ABSOLUTE MAXIMUM RATINGS** | parameter | conditions/description | min | typ | max | units | |-----------------------------|-----------------------------------------------|------|-----|-----|-------| | $\overline{V_{in}}$ | input voltage | -0.3 | | 16 | V | | digital pin voltage | CTRL, DDC, SA, SLRT, SDA, SCL, SYNC, VSET, PG | -0.3 | | 6.0 | V | | analog pin voltage | +S, V <sub>o</sub> , VTRK | -0.3 | | 6.0 | V | | ground voltage differential | GND, PREF, -S | -0.3 | | 0.3 | V | | operating temperature | $T_{P_1}$ | -40 | | 125 | °C | | storage temperature | | -40 | | 125 | °C | Notes: Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the Electrical Specification section of this specification is not implied. # **Configuration File** The digital control circuit in this module uses a configuration file which determines the functionality and performance of the product. The Standard configuration is designed to fit most application needs and the Electrical Specification table shows parameter values of functionality and performance with the Standard configuration, unless otherwise specified. Changes in Standard configuration might be required to optimize performance in specific applications. ### PRODUCT ELECTRICAL SPECIFICATION $T_{P1} = -30$ to +95 °C, $V_{I} = 7.5$ to 14 V, unless otherwise specified under Conditions. Typical values given at: $T_{P1} = +25$ °C, $V_{I} = 12.0$ V, max $I_{O}$ , unless otherwise specified under Conditions. $V_0$ defined by pin strap. Standard configuration. External $C_{IN}=470~\mu\text{F}/10~\text{m}\Omega$ , $C_{OUT}=5~\text{x}~470~\mu\text{F}/10~\text{m}\Omega+6~\text{x}~100~\mu\text{F}$ . See Operating Information section for selection of capacitor types. Sense pins are connected to load. | parameter | conditions/description | on | min | typ | max | units | |-------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------|------|-------------------|------|-------------------------| | input voltage (V <sub>I</sub> ) | 4 | | 7.5 | | 14 | V | | input voltage rise time (V <sub>I</sub> ) | monotonic | | | | TBD | V/ms | | output voltage without<br>pin-strap (V <sub>o</sub> ) | | | | 1.2 | | V | | output voltage adjustment<br>range (V <sub>o</sub> ) | | | 0.60 | | 1.5 | V | | output voltage adjustment including PMBus margining $(V_0)$ | | | 0.54 | | 1.65 | V | | output voltage set-point resolution (V <sub>o</sub> ) | | | | ±0.025 | | $%V_{o}$ | | output voltage accuracy <sup>2</sup> (V <sub>o</sub> ) | including line, load, tem | ıp | -1 | | 1 | %V <sub>o</sub> | | nternal resistance $+S/-S$ to $/OUT/GND$ ( $V_{o}$ ) | | | | 47 | | Ω | | +S bias current (V <sub>o</sub> ) | | | -100 | 20 | 100 | μΑ | | S bias current (V <sub>o</sub> ) | | | | 20 | | μA | | ine regulation (V <sub>o</sub> ) | $I_o = max I_o$ | $V_{o} = 0.6 \text{ V}$<br>$V_{o} = 1.0 \text{ V}$<br>$V_{o} = 1.5 \text{ V}$ | | TBD<br>TBD<br>TBD | | mV<br>mV<br>mV | | oad regulation (V <sub>o</sub> ) | I <sub>0</sub> = 0~100% | $V_{o} = 0.6 \text{ V}$ $V_{o} = 1.0 \text{ V}$ $V_{o} = 1.5 \text{ V}$ | | TBD<br>TBD<br>TBD | | mV<br>mV<br>mV | | output ripple & noise | (up to 20 MHz) | $V_{o} = 0.6 \text{ V}$<br>$V_{o} = 1.0 \text{ V}$<br>$V_{o} = 1.5 \text{ V}$ | | TBD<br>TBD<br>TBD | | mVp-t<br>mVp-t<br>mVp-t | | output current (I <sub>o</sub> ) | | | 0 | | 60 | Α | | current limit threshold (I <sub>lim</sub> ) | | | | 60 | 75 | Α | Notes: 2. For $V_0 < 1.0 \text{ V}$ accuracy is +/-10 mV. For further deviations see section Output Voltage Adjust using PMBus | parameter | conditions/description | min | typ | max | units | |----------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------|-------------------------------------------------------|------------|------------------------------------| | short circuit current $(I_{sc})$ | RMS, hiccup mode, $V_o = 1.0 \text{ V}$ , 1.5 m $\Omega$ short | | 13 | | A | | | $V_0 = 0.6 \text{ V}$ | | TBD | | % | | | 50% of max $I_0$ $V_0 = 1.0 \text{ V}$ $V_0 = 1.5 \text{ V}$ | | TBD<br>TBD | | %<br>% | | efficiency (η) | V <sub>o</sub> = 0.6 V | | TBD | | % | | | $I_{o} = \max I_{o}$ $V_{o} = 1.0 \text{ V}$<br>$V_{o} = 1.5 \text{ V}$ | | TBD | | % | | | | | TBD | | % | | power dissipation at max $I_{o}$ (d) | $V_{0} = 0.6 \text{ V}$<br>$V_{0} = 1.0 \text{ V}$ | | TBD<br>TBD | | W | | | $V_{o} = 1.0 \text{ V}$<br>$V_{o} = 1.5 \text{ V}$ | | TBD | | W | | | $V_0 = 0.6 \text{ V}$ | | TBD | | W | | input idling power (P <sub>Ii</sub> ) | $I_{o} = 0$ $V_{o}^{\circ} = 1.0 \text{ V}$ $V_{o} = 1.5 \text{ V}$ | | TBD<br>TBD | | W<br>W | | nput standby power (P <sub>CTRI</sub> ) | turned off with CTRL-pin | | TBD | | W | | nternal input capacitance (C <sub>1</sub> ) | $V_{I} = 0 V$ | | TBD | | μF | | nternal output capacitance $(C_0)$ | $V_0 = 0 V$ | | TBD | | <br>μF | | cotal output capacitance <sup>1</sup> (C <sub>OUT</sub> ) | effective capacitance | | TBD | | μF | | switching frequency $(f_{SW} = 1/T_{SW})$ | | | 320 | | kHz | | switching frequency range <sup>2</sup> $(f_{SW} = 1/T_{SW})$ | PMBus configurable<br>FREQUENCY_SWITCH | 200 | | 1334 | kHz | | witching frequency set-point occuracy (f <sub>sw</sub> = 1/T <sub>sw</sub> ) | | -5 | | 5 | % | | external sync duty cycle $f_{SW} = 1/T_{SW}$ ) | | • | TBD | | % | | external sync pulse width $(f_{SW} = 1/T_{SW})$ | | 150 | | | ns | | nput clock frequency drift tol-<br>erance (f <sub>sw</sub> = 1/T <sub>sw</sub> ) | external sync | -10 | | 10 | % | | nitialization time (T <sub>INIT</sub> ) | From VI $> \sim 2.7$ V to ready to be enabled | | 65 | | ms | | output voltage<br>total on delay time (T <sub>ONdel_tot</sub> ) | enabled by input voltage enabled by CTRL pin | | $T_{INIT} + T_{ONdel} \\ T_{ONdel}$ | | | | output voltage on delay time | turn on delay duration | 2 | 5 | 5000 | ms | | (T <sub>ONdel</sub> ) | range PMBus configurable TON_DELAY accuracy (actual delay vs set value) | 3 | -0/+1.5 | 5000 | ms<br>ms | | output voltage off delay time <sup>3</sup> | turn off delay duration | | 5 | | ms | | T <sub>offdel</sub> ) | range PMBus configurable TOFF_DELAY | 4 | 0/:1 5 | 5000 | ms | | OFFICEI | accuracy (actual delay vs set value) | | -0/+1.5<br>5 | | ms | | | turn on ramp duration | Diaphlad is | | E a | ms | | output voltage on/off ramp up | turn off ramp duration | Turn off im | n standard con<br>mediately upor<br>of turn off delay | expiration | | | ime $(0 \sim 100\% \sim 0 \text{ of V}_0)$<br>$T_{ONrise}/T_{OFFfall})$ | ramp duration range PMBus configurable TON_RISE/TOFF_FALL | 0 | | 100 | ms | | | ramp time accuracy for standalone operation (actual ramp time vs set value) | - | ±250 | | μs | | ower good threshold (PG) | rising<br>falling | | 90<br>85 | | %V <sub>o</sub><br>%V <sub>o</sub> | | power good threshold range<br>(PG) | PMBus configurable POWER_GOOD_ON VOUT_UV_FAULT_LIMIT | 0 | | 100 | %V <sub>o</sub> | Notes: <sup>1.</sup> Value refers to total (internal + external) effective output capacitance. Capacitance derating with VO typical for ceramic capacitors (bias characteristics) and temperature variations must be considered for the external capacitor(s). See section External Output Capacitors. <sup>2.</sup> There are configuration changes to consider when changing the switching frequency, see section Switching Frequency. <sup>3.</sup> The specified accuracy applies for off delay times larger than 4 ms. A value of 0 ms can be set to guarantee a fast shut-off, but this will force the device to Immediate Off behavior, even if soft-off, i.e. ramp-down, is configured. When setting 0 ms the actual delay will be 0 ms. | parameter | conditions/description | min | typ | max | units | |-----------------------------------------------------------------------------|---------------------------------------------------------------------------|-----|---------|------|-----------------| | ower good delay (PG) | From VO reaching target to PG assertion | | 2 | | ms | | ower good delay range (PG) | PMBus configurable<br>POWER_GOOD_DELAY | 0 | | 5000 | ms | | nput under voltage protection<br>hreshold (IUVP) | | | 6.4 | | V | | nput under voltage protection<br>hreshold range (IUVP) | PMBus configurable<br>VIN_UV_FAULT_LIMIT | | 6.4~14 | | V | | nput under voltage protection ysteresis (IUVP) | | | 0.5 | | V | | nput under voltage protection<br>systeresis range (IUVP) | PMBus configurable<br>VIN_UV_WARN_LIMIT | | 0~7.6 | | V | | nput under voltage protection et point accuracy (IUVP) | | | TBD | | mV | | nput under voltage protection<br>response delay (IUVP) | | | 100 | | μs | | nput under voltage protection fault response (IUVP) | shutdown, automatic restart VIN_UV_FAULT_RESPONSE | | 280 | | ms | | nput over voltage protection<br>hreshold (IOVP) | | | 16 | | V | | nput over voltage protection<br>hreshold range (IOVP) | PMBus configurable VIN_OV_FAULT_LIMIT | | 6.9~16 | | V | | nput over voltage protection systeresis (IOVP) | | | 1 | | V | | nput over voltage protection<br>hysteresis range (IOVP) | PMBus configurable VIN_OV_WARN_LIMIT | | 0~9.1 | | V | | nput over voltage protection<br>et point accuracy (IOVP) | | | TBD | | mV | | nput over voltage protection<br>esponse delay (IOVP) | | | 100 | | μs | | nput over voltage protection ault response <sup>1</sup> (IOVP) | shutdown, automatic restart VIN_OV_FAULT_RESPONSE | | 280 | | ms | | output voltage under voltage protection threshold (UVP) | | | 85 | | %V <sub>0</sub> | | output voltage under voltage<br>protection threshold range<br>(UVP) | PMBus configurable<br>VOUT_UV_FAULT_LIMIT | | 0~100 | | %V <sub>c</sub> | | output voltage over voltage orotection threshold (OVP) | | | 115 | | %V <sub>c</sub> | | utput voltage over voltage<br>rotection threshold range<br>OVP) | PMBus configurable VOUT_OV_FAULT_LIMIT | | 100~115 | | %V <sub>c</sub> | | utput voltage over/under<br>oltage protection response<br>me (UVP/OVP) | | | 10 | | μs | | output voltage over/under<br>roltage protection fault<br>esponse¹ (UVP/OVP) | shutdown, automatic restart VOUT_UV_FAULT_RESPONSE VOUT_OV_FAULT_RESPONSE | | 280 | | ms | 1. Automatic restart $\sim$ 280 ms after fault if the fault is no longer present. Continuous restart attempts if the fault reappear after restart. See Operating Information for other fault response options. | parameter | conditions/description | 1 | min | typ | max | units | |---------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------|-----|------------|-----|-----------------| | over current protection<br>threshold¹ (OCP) | set value per phase | | | 55 | | A | | over current protection<br>threshold range¹ (OCP) | PMBus configurable IOUT_AVG_OC_FAULT_L | IMIT | | 0~55 | | А | | over current protection<br>protection delay¹ (OCP) | | | | TBD | | T <sub>sw</sub> | | over current protection<br>fault response¹ (OCP) | shutdown, automatic res<br>MFR_IOUT_OC_FAULT_R | | | 280 | | ms | | over temperature protection<br>threshold <sup>3</sup> (OTP) position P3 | | | | 125 | | °C | | over temperature protection<br>threshold range³ (OTP) posi-<br>tion P3 | PMBus configurable<br>OT_FAULT_LIMIT | | | -40~125 | | °C | | over temperature protection<br>hysteresis³ (OTP) position P3 | PMBus configurable | | | 15 | | °C | | over temperature protection<br>fault response <sup>3</sup> (OTP) position<br>P3 | shutdown, automatic res<br>OT_FAULT_RESPONSE | tart <sup>2</sup> | | 280 | | ms | | over temperature protection<br>threshold <sup>3</sup> (OTP) position P1 | | | | 150 | | °C | | over temperature protection<br>threshold range³ (OTP) posi-<br>tion P1 | PMBus configurable<br>MFR_VMON_OV_FAULT_I | IMIT | | -40~150 | | °C | | over temperature protection<br>hysteresis³ (OTP) position P1 | PMBus configurable | | | 25 | | °C | | over temperature protection<br>fault response³ (OTP) position<br>P1 | shutdown, automatic res<br>VMON_OV_FAULT_RESPO | | | 280 | | ms | | | input voltage<br>READ_VIN | | | ±3 | | $%V_{I}$ | | | output voltage<br>READ_VOUT | | | TBD | | %V <sub>o</sub> | | | output current<br>READ_IOUT | $T_{P1} = 25 \text{ °C, V}_{O} = 1.0 \text{ V}$<br>$T_{P1} = 0.95 \text{ °C, V}_{O} = 1.0 \text{ V}$ | | ±1<br>±3.5 | | A<br>A | | monitoring accuracy | duty cycle<br>READ_DUTY_CYCLE | duty cycle <10%<br>duty cycle >10% | | TBD<br>TBD | | %<br>% | | | temperature<br>READ_TEMPERATURE_1 | position P2 | -5 | | 5 | % | | | temperature<br>MFR_READ_VMON | position P1 | | TBD | | °C | | tracking input bias current <sup>4</sup> | VTRK = 5 V | | | 70 | 200 | μΑ | | tracking input voltage range | VTRK pin | | | TBD | | V | | tracking accuracy | regulation 100% tracking ramp accuracy, $V_0 = 1.0$ | | | TBD | | mV | <sup>1.</sup> The set OCP limit applies per phase. The total OCP limit will be twice the set value. 2. Automatic restart ~280 ms after fault if the fault is no longer present. Continuous restart attempts if the fault reappear after restart. See Operating Information for other fault response options. 3. See section Over Temperature Protection (OTP). 4. The maximum tracking rise-time is 1 V/ms, see section Voltage Tracking. | parameter | conditions/description | min | typ | max | units | |------------------------------------------------------------------------------|----------------------------------------------------------|------|---------------------------|-----|----------| | logical output low signal level (V <sub>OL</sub> ) | SCL, SDA, SYNC, DDC, SLRT, PG sink/source current = 2 mA | | | 0.5 | V | | logical output high signal level $(V_{_{ m OH}})$ | SCL, SDA, SYNC, DDC, SLRT, PG sink/source current = 2 mA | 2.25 | | | V | | logic output low sink current $(I_{\text{OL}})$ | | | | 2 | mA | | logic output high source current ( $I_{\mathrm{OH}}$ ) | | | | 2 | mA | | logic input low threshold $(V_{IL})$ | SCL, SDA, CTRL, SYNC, DDC | | | 0.8 | V | | logic input high threshold ( $V_{IH}$ ) | SCL, SDA, CTRL, SYNC, DDC | 2 | | | V | | logic leakage current $(I_{I\_LEAK})$ | SCL, SDA, SYNC, SLRT, PG | -100 | | 100 | μΑ | | logic pin input capacitance $(C_{I\_PIN})$ | SCL, SDA, CTRL, SYNC, DDC | | 12 | | pF | | logic pin internal pull-up resistance $(R_{\underline{I}_{\underline{P}U}})$ | SCL, SDA, SLRT<br>CTRL to +5V<br>DDC to +5V | no i | nternal pull-<br>10<br>47 | up | kΩ<br>kΩ | | SMBus operating frequency $(f_{SMB})$ | | 100 | | 400 | kHz | | SMBus bus free time $^1$ ( $T_{BUF}$ ) | STOP bit to START bit | 1.3 | | | μs | | SMBus SDA setup time from $SCL^1$ ( $t_{set}$ ) | | 100 | | | ns | | SMBus SDA hold time from $SCL^1$ ( $t_{hold}$ ) | | 300 | | | ns | | SMBus START/STOP condition setup/hold time from SCL | | 600 | | | ns | | SCL low period (T <sub>low</sub> ) | | 1.3 | | | μs | | SCL high period (T <sub>high</sub> ) | | 0.6 | | | μs | | | | | | | | 1. See SMBus - Timing section. Notes: # TYPICAL OUTPUT CHARACTERISTICS, $V_0 = 0.6 \text{ V}$ **Conditions** [Standard configuration unless otherwise stated]: $T_{p_1}$ = 25°C Output Current Derating for Vertical Version Output Current Derating for Lay Down Version Output Ripple and Noise Transient Response # TYPICAL OUTPUT CHARACTERISTICS, $V_0 = 1.0 \text{ V}$ **Conditions** [Standard configuration unless otherwise stated]: $T_{p_1}$ = 25°C ### Output Current Derating for Vertical Version # Output Current Derating for Lay Down Version Vin = 12 V, Iout = Imax Vin = 12 V, Iout = 25% Imax → 75% Imax → 25% Imax **Conditions** [Standard configuration unless otherwise stated]: $T_{p_1}$ = 25°C Output Current Derating for Vertical Version Output Current Derating for Lay Down Version Output Ripple and Noise Vin = 12 V, Iout = Imax Vin = 12 V, Iout = 25% Imax $\rightarrow$ 75% Imax $\rightarrow$ 25% Imax ..... 6 Apr 2015 09:29:53 # **TYPICAL ON/OFF CHARACTERISTICS** 2 Apr 2015 14:28:33 # TYPICAL CHARACTERISTICS 0 10 20 **Conditions** (Standard configuration unless otherwise stated): $T_{p_1} = 25^{\circ}C$ # Efficiency vs. Output Current and Switching Frequency # Power Dissipation vs. Iout and Switching Frequency Output Ripple vs. Switching Frequency 40 50 60 30 Load Current (A) #### Load Transient vs. ASCR Gain and External Cout # **MECHANICAL DRAWING (HORIZONTAL, THROUGH-HOLE MOUNT)** units: mm [inches] tolerance unless specified: $X.X \pm 0.50 [0.02]$ $X.XX \pm 0.25 [0.01]$ (not applied on footprint or typical values) Side View # **MECHANICAL DRAWING (HORIZONTAL, SURFACE MOUNT)** units: mm [inches] tolerance unless specified: $X.X \pm 0.50 [0.02]$ $X.XX \pm 0.25 [0.01]$ (not applied on footprint or typical values) | PIN<br>NUMBER | PIN<br>NAME | MATERIAL | PLATING | | |---------------|-------------|--------------|---------|--| | 1A, 1B | VIN | | | | | 2A, 2B | GND | ] | | | | 3A, 3B | VOUT | | | | | 4A | +S | | | | | 4B | -S | | | | | 5A | VSET | | | | | 5B | VTRK | ] | | | | 6A | SLRT | | | | | 6B | SDA | | | | | 7A | SCL | Copper Alloy | TBD | | | 7B | N/C | | | | | 8A | SA | ] | | | | 8B | SYNC | | | | | 9A | PG | | | | | 9B | CTRL | | | | | 10A | DDC | ] | ] | | | 10B | PREF | | | | | 11 | N/C | ] | | | | 12 | N/C | ] | | | # **MECHANICAL DRAWING (VERTICAL)** units: mm [inches] tolerance unless specified: $X.X \pm 0.50 [0.02]$ $X.XX \pm 0.25 [0.01]$ (not applied on footprint or typical values) Side View | | | I | 1 | | |---------------|-------------|--------------|---------|--| | PIN<br>NUMBER | PIN<br>NAME | MATERIAL | PLATING | | | 1A, 1B | VIN | | | | | 2A, 2B | GND | | | | | 3A, 3B | VOUT | | | | | 4A | +S | | | | | 4B | -S | | | | | 5A | VSET | | | | | 5B | VTRK | Copper Alloy | | | | 6A | SLRT | | | | | 6B | SDA | | TBD | | | 7A | SCL | | | | | 7B | N/C | | | | | 8A | SA | | | | | 8B | SYNC | | | | | 9A | PG | | | | | 9B | CTRL | | | | | 10A | DDC | | | | | 10B | PREF | | | | # **EMC SPECIFICATION** Conducted EMI is measured according to the test set-up below. The typical fundamental switching frequency is 320 kHz. #### **Conducted EMI** Input terminal value (typical for standard configuration). $V_{I}$ = 12 V, $V_{O}$ = 1.0 V, $I_{O}$ = $I_{MAX}$ Test set-up conducted emission, power lead. #### **Output Ripple and Noise** The circuit shown below is used to measure output ripple and noise. A damped filter is created by the 50 mm conductor and the two capacitors. Output ripple and noise test set-up. The following is an example of the low frequency output ripple and noise as measured with the above circuit. # **PMBUS INTERFACE** #### **Power Conversion Overview** The NDM3ZS-60 module has several features to enable high power conversion efficiency. Adaptive algorithms and cycle-by-cycle charge management improves the response time and reduces the output deviation as a result of load transients. The incorporation of DFM enhances the CUI modules for improved performance. #### **Power Management Overview** This product incorporates a wide range of configurable power management features that are simple to implement with a minimum of external components. Additionally, the product includes protection features that continuously safeguard the load from damage due to unexpected system faults. The product's standard configuration is suitable for a wide range of operation in terms of input voltage, output voltage, and load. The configuration is stored in an internal Non-Volatile Memory (NVM). All power management functions can be reconfigured using the PMBus interface. Throughout this document, different PMBus commands are referenced. A detailed description of each command is provided in the appendix at the end of this specification. The ability of CUI modules to digitally control, configure and monitor OS features provides significant benefits during development, production and the product life. ### **SMBus Interface** The product can be used with any standard two-wire I2C or SMBus host device. See Electrical Specification for allowed clock frequency range. In addition, the product is compatible with PMBus version 1.2 and includes an SLRT line to help mitigate limitations related to continuous fault monitoring. The PMBus signals SCL, SDA and SLRT require passive pull-up resistors as stated in the SMBus Specification. Pull-up resistors are required to guarantee the rise time as follows: $$T = R_{s}C_{s} \leq 1us$$ Where R<sub>D</sub> is the pull-up resistor value and C<sub>D</sub> is the bus loading. The maximum allowed bus load is 400 pF. The pull-up resistor should be tied to an external supply voltage in range from 2.5 to 5.5 V, which should be present prior to or during power-up. If the proper power supply is not available, voltage dividers may be applied. Note that in this case, the resistance in the equation above corresponds to parallel connection of the resistors forming the voltage divider. #### **PMBus Addressing** The PMBus address is configured with a resistor connected between the SA pin and the PREF pin, as shown in the Typical Application Circuit, Recommended resistor values are shown in the table below. 1% tolerance resistors are required. | R <sub>sa</sub> (kΩ) | Address | |----------------------|---------| | 0 (short) | 0x26 | | 10 | 0x19 | | 11 | 0x1A | | 12.1 | 0x1B | | 13.3 | 0x1C | | 14.7 | 0x1D | | 16.2 | 0x1E | | 17.8 | 0x1F | | 19.6 | 0x20 | | 21.5 | 0x21 | | 23.7 | 0x22 | | 26.1 | 0x23 | | 28.7 | 0x24 | | 31.6 | 0x25 | | 34.8 | 0x26 | | 38.3 | 0x27 | | | | | $R_{SA}(k\Omega)$ | Address | |-------------------|---------| | 42.2 | 0x28 | | 46.4 | 0x29 | | 51.1 | 0x2A | | 56.2 | 0x2B | | 61.9 | 0x2C | | 68.1 | 0x2D | | 75 | 0x2E | | 82.5 | 0x2F | | 90.9 | 0x30 | | 100 | 0x31 | | 110 | 0x32 | | 121 | 0x33 | | 133 | 0x34 | | 147 | 0x35 | | 162 | 0x36 | | 178 | 0x37 | | infinite (open) | 0x28 | # **Reserved Addresses** Addresses listed in the table below are reserved or assigned according to the SMBus specification and may not be usable. Refer to the SMBus specification for further information. | Address | Comment | |-------------|-----------------------------------------------------------| | 0x00 | general call address / START byte | | 0x01 | CBUS address | | 0x02 | address reserved for different bus format | | 0x03 ~ 0x07 | reserved for future use | | 80x0 | SMBus host | | 0x09 ~0x0B | assigned for smart battery | | 0x0C | SMBus alert response address | | 0x28 | reserved for ACCESS.bus host | | 0x2C ~ 0x2D | reserved for previous versions of the SMBus specification | | 0x37 | reserved for ACCESS.bus default address | | 0x40 ~ 0x44 | reserved by previous versions of the SMBus specification | | 0x48 ~ 0x4B | unrestricted addresses | | 0x61 | SMBus device default address | | 0x78 ~ 0x7B | 10-bit slave addressing | | 0x7C ~ 0x7F | reserved for future use | #### **Monitoring via PMBus** It is possible to continuously monitor a wide variety of parameters through the PMBus interface. These include, but are not limited to, the parameters listed in the table below. | Parameter | PMBus Command | |----------------------------------------|--------------------| | input voltage | READ_VIN | | output voltage | READ_VOUT | | total output current | READ_IOUT | | controller temperature | READ_TEMPERATURE_1 | | switching frequency | READ_FREQUENCY | | duty cycle | READ_DUTY_CYCLE | | highest temperature of power switches* | READ_VMON | <sup>\*</sup> Reports a voltage level corresponding to the temperature. See command details in the end of this specification. #### **Monitoring Faults** Fault conditions can be monitored using the SLRT pin, which will be asserted low when any number of pre-configured fault or warning conditions occur. The SLRT pin will be held low until faults and/or warnings are cleared by the CLEAR\_FAULTS command, or until the output voltage has been re-enabled. It is possible to mask which fault conditions should not assert the SLRT pin by the command MFR SMBALERT MASK. In response to the SLRT signal, the user may read a number of status commands to find out what fault or warning condition occurred, see table below. | Fault & Warning Status | PMBus Command | |------------------------|----------------------------| | overview, power good | STATUS_WORD<br>STATUS_BYTE | | output voltage level | STATUS_VOUT | | output current level | STATUS_IOUT | | input voltage level | STATUS_INPUT | | temperature level | STATUS_TEMPERATURE | | PMBus communication | STATUS_CML | | miscellaneous | STATUS_MFR_SPECIFIC | ### **Snapshot Parameter Capture** This product offers a special feature that enables the user to capture parametric data during normal operation by a single PMBus command SNAPSHOT. The following parameters are stored: - Input voltage - Output voltage - Output current - Controller temperature - Switching frequency - Duty cycle - Status and fault information When a fault occurs the Snapshot functionality will automatically store this parametric data to NVM. The data can then later be read back to provide valueable information for analysis. It is possible to select which faults will trigger a store to NVM by the PMBus command SNAPSHOT\_FAULT\_MASK. ### PMBus/I<sup>2</sup>C Timing Setup and hold times timing diagram. The setup time, t<sub>set</sub>, is the time data, SDA, must be stable before the rising edge of the clock signal, SCL. The hold time t<sub>hold</sub>, is the time data, SDA, must be stable after the falling edge of the clock signal, SCL. If these times are violated incorrect data may be captured or meta-stability may occur and the bus communication may fail. All standard SMBus protocols must be followed, including clock stretching. Refer to the SMBus specification for SMBus electrical and timing requirements. This product supports the BUSY flag in the status commands to indicate product being too busy for SMBus response. A busfree time delay according to this specification must occur between every SMBus transmission (between every stop & start condition). The product supports PEC (Packet Error Checking) according to the SMBus specification. When sending subsequent commands to the same unit it is recommended to insert additional delays after write transactions according to the table below. After read transactions a delay of 2 ms should be inserted before accessing the unit again. | PMBus Command | Delay after <i>write</i> before additional command | |---------------------|----------------------------------------------------| | STORE_USER_ALL | 100 ms | | STORE_DEFAULT_ALL | 100 ms | | RESTORE_USER_ALL | 100 ms | | RESTORE_DEFAULT_ALL | 100 ms | | any other command | 10 ms | ### Non-Volatile Memory (NVM) The product incorporates two Non-Volatile Memory areas for storage of the PMBus command values; the Default NVM and the User NVM. The Default NVM is pre-loaded with CUI factory default values. The Default NVM is write-protected and can be used to restore the CUI factory default values through the command RESTORE DEFAULT ALL. The User NVM is pre-loaded with CUI factory default values. The User NVM is writable and open for customization. The values in NVM are loaded during initialization according to section Initialization Procedure, whereafter commands can be changed through the PMBus Interface. The STORE USER ALL command will store the changed parameters to the User NVM. Illustration of memory areas of the product. #### **Command Protection** The user may write-protect specific PMBus commands in the User NVM by using the command UNPROTECT. #### **Initialization Procedure** The product follows an internal initialization procedure after power is applied to the VIN pin: - 1. Self test and memory check. - 2. The address pin-strap resistors are measured and the associated PMBus address is defined. - 3. The output voltage pin-strap resistor is measured and the associated output voltage level will be loaded to operational RAM of PMBus command VOUT COMMAND. - 4. CUI factory default values stored in default NVM memory are loaded to operational RAM. This overwrites any previously loaded values. - 5. Values stored in the User NVM are loaded into operational RAM memory. This overwrites any previously loaded values (e.g. VOUT\_COMMAND by pin-strap). - 6. Check for external clock signal at the SYNC pin and lock internal clock to the external clock if used. Once this procedure is completed and the Initialization Time has passed (see Electrical Specification), the output voltage is ready to be enabled using the CTRL pin. The product is also ready to accept commands via the PMBus interface, which in case of writes will overwrite any values loaded during the initialization procedure. Illustration Initialization time. ### **OPERATING INFORMATION** #### **Input Voltage** The input voltage range 7.5-14V makes the product easy to use in intermediate bus applications when powered by a non-regulated bus converter or a regulated bus converter. #### Input Under Voltage Protection (IUVP) The product monitors the input voltage and will turn-on and turn-off at configured thresholds (see Electrical Specification). The turn-on input voltage threshold is set higher than the corresponding turn-off threshold. Hence, there is a hysteresis between turn-on and turn-off input voltage levels. Once the input voltage falls below the turn-off threshold, the device can respond in several ways as follows: - Immediate and definite shutdown of output voltage until the fault is cleared by PMBus command CLEAR\_FAULTS or the output voltage is re-enabled. - Immediate shutdown of output voltage while the input voltage is below the turn-on threshold. Operation resumes automatically and the output is enabled when the input voltage has risen above the turn-on threshold. The default response is option 2. The IUVP function can be reconfigured using the PMBus commands VIN\_UV\_FAULT\_LIMIT (turn-off threshold), VIN\_UV\_WARN\_LIMIT (turn-on threshold) and VIN\_UV\_FAULT\_RESPONSE. #### Input Over Voltage Protection (IOVP) The product monitors the input voltage continously and will respond as configured when the input voltage rises above the configured threshold level (see Electrical Specification). Refer to section "Input Under Voltage Protection" for functionality, response configuration options and default setting. The IOVP function can be reconfigured using the PMBus commands VIN\_OV\_FAULT\_LIMIT (turn-off threshold), VIN\_OV\_WARN\_LIMIT (turn-on threshold) and VIN\_OV\_FAULT\_RESPONSE. #### **Input and Output Impedence** The impedance of both the input source and the load will interact with the impedance of the product. It is important that the input source has low characteristic impedance. If the input voltage source contains significant inductance, the addition of a capacitor with low ESR at the input of the product will ensure stable operation. #### **External Input Capacitors** The product is a SEPIC-fed-buck converter which gives lower input ripple than a traditional buck converter. Thus, ripple-current-rating requirements for the input capacitors are lower. For most applications non-tantalum capacitors are preferred due to the robustness of such capacitors to accommodate high inrush currents of systems being powered from very low impedance sources. It is recommended to use a combination of ceramic capacitors and low-ESR electrolytic/polymer bulk capacitors. The low ESR of ceramic capacitors effectively limits the input ripple voltage level, while the bulk capacitance minimizes deviations in the input voltage at large load transients. If several products are connected in a phase spreading setup the amount of input ripple current, and capacitance per product, can be reduced. Input capacitors must be placed closely and with low impedance connections to the VIN and GND pins in order to be effective. ### **External Output Capacitors** The output capacitor requirement depends on two considerations; output ripple voltage and load transient response. To achieve low ripple voltage, the output capacitor bank must have a low ESR value, which is achieved with ceramic output capacitors. A low ESR value is critical also for a small output voltage deviation during load transients. Designs with smaller load transients can use fewer capacitors and designs with more dynamic load content will require more load capacitors to achieve a small output deviation. Improved transient response can also be achieved by adjusting the settings of the control loop of the product. Adding output capacitance decreases loop band-width. It is recommended to locate low ESR ceramic and low ESR electrolytic/polymer capacitors as close to the load as possible, using several capacitors in parallel to lower the effective ESR. It is important to use low resistance and low inductance PCB layouts and cabling in order for capacitance to be effective. #### Dynamic Loop Compensation (DLC) The typical design of regulated power converters includes a control function with a feedback loop that can be closed using either analog or digital circuits. The feedback loop ..... is required to provide a stable output voltage, but should be optimized for the output filter to maintain output voltage regulation during transient conditions such as sudden changes in output current and/or input voltage. Digitally controlled converters allow one to optimize loop parameters without the need to change components on the board, however, optimization can still be challenging because the key parameters of the output filter include parasitic impedances in the PCB and the often distributed filter components themselves. Dynamic Loop Compensation has been developed to solve the problem of compensation for a converter with a difficult to define output filter. This task is achieved by utilization of algorithms that can identify an arbitrary output filter based on accurate measurements of the output voltage in response to a very small excitation signal initiated by the algorithm, or occurring due to the changes in operating conditions, and automatically adjust feedback loop parameters to match the output filter. Details of the algorithm that is used to characterize an output filter and the different operational modes can be found in the following sections. #### **Control Loop** The products use a fully digital control loop that achieves precise control of the entire power conversion process, resulting in a very flexible device that is also very easy to use. A non-linear charge-mode control algorithm is implemented that responds to output current changes within a single PWM switching cycle, achieving a smaller total output voltage variation with less output capacitance than traditional PWM controllers, thus saving cost and board space. The algorithm is inherently stable at all conditions due to a residual scheme. Control may be set more or less aggressive by adjusting a gain factor, set by the PMBus command ASCR\_CONFIG. Increasing the gain, i.e the control effort, will reduce the voltage deviation at load transients, at the expense of somewhat increased ripple on the output. Below graph exemplifies the impact on load transient performance when adjusting the gain factor. Graph showing deviation at transient for different ASCR gain setting, for a few different output capacitance setups. V<sub>I</sub>=12 V, V<sub>0</sub>=1 V, load step 25%-75%-25% A, 2 A/us. Voltage deviation vs. control loop gain setting and output capacitance. The user may also adjust the residual factor, set by the ASCR\_CONFIG command, to improve the recovery time after a load transient. ### TBD: Graph showing recovery at transient for different Residual settings, for a few different output capacitance setups. V<sub>I</sub>=12 V, V<sub>O</sub>=1 V, load step 25%-75%-25%A, 2 A/us. Recovery time vs.control loop residual setting and output capacitance. By default the product is configured with a moderate gain setting to provide a trade-off between load transient performance and output ripple for a wide range of operating conditions. For a specific application the gain factor can be increased with an improved load transient response. #### **Remote Sense** The product has remote sense to compensate the voltage drops between the output and the point of load. The sense traces should be located close to each other and to the PCB ground layer to reduce noise susceptibility. In cases where the external output filter includes an inductor (forming a pi filter) according to the picture below, the $L_{EXT}/C_{EXT}$ resonant frequency places an upper limit on the controller loop bandwidth. If the resonant frequency is high the sense lines can be connected after the filter (as shown in the picture) – if the resonant frequency is low and the DC drop from $L_{\text{\tiny EXT}}$ is acceptable, sensing before the filter may be better. External output filter with inductor (pi filter). #### **Output Voltage Control** To control the output voltage the following options are available: - 1. Output voltage is controlled through the CTRL pin. - 2. Output voltage is controlled using the PMBus command OPERATION. The CTRL pin has an internal 10 k $\Omega$ pull-up resistor to 5 V. The external device must provide a minimum required sink current to guarantee a voltage not higher than the logic low threshold level (see Electrical Characteristics). When the CTRL pin is left open, the voltage generated on the CTRL pin is 5 V. If the device is to be synchronized to an external clock source, the clock frequency must be stable prior to enabling the output voltage. #### **Output Voltage Adjust using Pin-Strap Resistor** Using an external Pin-strap resistor, $R_{\text{SET}}$ , the output voltage can be set to several predefined levels shown in the table below. The resistor should be applied between the VSET pin and the PREF pin as shown in the Typical Application Circuit. Maximum 1% tolerance resistors are required. | $R_{SET}$ (k $\Omega$ ) | Vout [V] | |-------------------------|----------| | 0 (short) | 1.00 | | 10 | 0.60 | | 11 | 0.65 | | 12.1 | 0.70 | | 13.3 | 0.75 | | 14.7 | 0.80 | | 16.2 | 0.85 | | 17.8 | 0.90 | | 19.6 | 0.95 | | $R_{SET}(k\Omega)$ | Vout [V] | |--------------------|----------| | 21.5 | 1.00 | | 23.7 | 1.05 | | 26.1 | 1.10 | | 28.7 | 1.15 | | 31.6 | 1.20 | | 34.8 | 1.25 | | 38.3 | 1.30 | | 42.2 | 1.40 | | 46.4 | 1.50 | | infinite (open) | 1.20 | | | | RSET also sets the maximum output voltage; see section Output Voltage Range Limitation. The resistor is sensed only during the initialization procedure after application of input voltage. Changing the resistor value during normal operation will not change the output voltage. #### Output Voltage Adjust using PMBus The output voltage set by pin-strap can be overridden up to a certain level (see section Output Voltage Range Limitation) by using the PMBus command VOUT\_COMMAND. See Electrical Specification for adjustment range. #### Voltage Margining Up/Down Using the PMBus interface it is possible to adjust the output voltage to one of two predefined levels above or below the nominal voltage setting in order to determine whether the load device is capable of operating over its specified supply voltage range. This provides a convenient method for dynamically testing the operation of the load circuit over its supply margin or range. It can also be used to verify the function of supply voltage supervisors. Margin limits of the nominal output voltage ±5% are default, but the margin limits can be reconfigured using the PMBus commands VOUT MARGIN LOW and VOUT MARGIN HIGH. Margining is activated by the command OPERATION and can be used regardless of the output voltage being enabled by the CTRL pin or by the PMBus. #### **Output Voltage Trim** The actual output voltage can be trimmed to optimize performance of a specific load by setting a non-zero value for PMBus command VOUT\_TRIM. The value of VOUT\_TRIM is summed with the nominal output voltage set by VOUT\_COMMAND, allowing for multiple products to be commanded to a common nominal value, but with slight adjustments per load. #### **Output Voltage Range Limitation** The output voltage range that is possible to set by configuration or by the PMBus interface is hardware limited by the pin-strap resistor $R_{\mbox{\scriptsize SET}}$ . The maximum output voltage is set to 115% of the output value defined by $R_{\mbox{\scriptsize SET}}$ . This protects the application circuit from an over voltage due to an accidental PMBus command. The limitation applies to the actual regulated output voltage rather than to the configured value. Thus, it is possible to write and read back a VOUT\_COMMAND value higher than the limit, but the actual output voltage will be limited. The output voltage limit can be reconfigured to a lower value by writing the PMBus command VOUT MAX. #### **Output Over Voltage Protection (OVP)** The product includes over voltage limiting circuitry for protection of the load. The default OVP limit is 15% above the nominal output voltage. The product can be configured to respond in different ways to the output voltage exceeding the OVP limit: - Immediate and definite shutdown of output voltage until the fault is cleared by PMBus command CLEAR\_FAULTS or the output voltage is re-enabled. - 2. Immediate shutdown of output voltage followed by continuous restart attempts of the output voltage with a preset interval ("hiccup" mode). The default response is option 2. The OVP limit and fault response can be reconfigured using the PMBus commands VOUT\_OV\_FAULT\_LIMIT, VOUT\_OV\_FAULT\_RESPONSE and OVUV\_CONFIG. ### Output Under Voltage Protection (UVP) The product includes output under voltage limiting circuitry for protection of the load. The default UVP limit is 15% below the nominal output voltage. Refer to section Output Over Voltage Protection for response configuration options and default setting. The UVP limit and fault response can be reconfigured using the PMBus commands VOUT\_UV\_FAULT\_LIMIT and VOUT\_UV\_FAULT\_RESPONSE. #### Power Good The power good pin (PG) indicates when the product is ready to provide regulated output voltage to the load. During ramp-up and during a fault condition, PG is held low. By default, PG is asserted high after the output has ramped to a voltage above 90% of the nominal voltage, and deasserted if the output voltage falls below 85% of the nominal voltage. These thresholds may be changed using the PMBus commands POWER\_GOOD\_ON and VOUT\_UV\_FAULT\_LIMIT. The time between when the POWER\_GOOD\_ON threshold is reached and when the PG pin is actually asserted is set by the PMBus command POWER\_GOOD\_DELAY. See Electrical Specification for default value and range. By default the PG pin is configured as an open drain output but it is also possible to set the output in push-pull mode by the command USER\_CONFIG. The PG output is not defined during ramp up of the input voltage due to the initialization of the product. #### **Over Current Protection (OCP)** The product includes robust current limiting circuitry for protection at continuous overload. After ramp-up is complete the product can detect an output overload/short condition. The following OCP response options are available: - Immediate and definite shutdown of output voltage until the fault is cleared by PMBus command CLEAR\_FAULTS or the output voltage is re-enabled. - Immediate shutdown of output voltage followed by continuous restart attempts of the output voltage with a preset interval ("hiccup" mode). The default response from an over current fault is option 2. Note that delayed shutdown is not supported. The load distribution should be designed for the maximum output short circuit current specified. The OCP limit and response can be reconfigured using the PMBus commands IOUT\_AVG\_OC\_FAULT\_LIMIT and MFR\_IOUT\_OC\_FAULT\_RESPONSE. #### **Under Current Protection (UCP)** The product includes robust current limiting circuitry for protection at continuous reversed current, due to a synchronous rectifier ability to sink current. Refer to section Over Current Protection for response configuration options and default setting. The UCP limit and response can be reconfigured using the PMBus commands IOUT\_AVG\_UC\_FAULT\_LIMIT and MFR\_IOUT\_UC\_FAULT\_RESPONSE. ### CUI Inc | MODEL: NDM3ZS-60 | DESCRIPTION: AUTO COMPENSATED, DIGITAL DC-DC POL CONVERTER #### **Switching Frequency** The default switching frequency is chosen as the best tradeoff between efficiency and thermal performance, output ripple and load transient performance. The switching frequency can be reconfigured in a certain range using the PMBus command FREQUENCY SWITCH. Refer to Electrical Specification for default switching frequency and range. Changing the switching frequency will affect efficiency and power dissipation, load transient response (control loop characteristics) and output ripple. #### **Synchronization** Two or more products may be synchronized with an external clock to eliminate beat frequencies reflected back to the input supply rail. Eliminating the slow beat frequencies (usually <10 kHz) eases the filtering requirements. Synchronization can also be utilized for phase spreading. described in section Phase Spreading. The products can be synchronized with an external oscillator or one product can be configured with the SYNC pin as a SYNC output, working as a source of synchronization signal for other products connected to the same synchronization line. The SYNC pin of products being synchronized must be configured as SYNC Input. Default configuration is using the internal clock, independently of signal at the SYNC pin. Synchronization is configured using PMBus command MFR USER CONFIG. #### **Phase Spreading** When multiple products share a common DC input supply, spreading of the switching clock phase between the products can be utilized. This dramatically reduces input capacitance requirements and efficiency losses, since the peak current drawn from the input supply is effectively spread out over the whole switch period. This requires that the products are synchronized using the SYNC pin. The phase offset is measured from the rising edge of the applied external clock to the rising edge of the PWM pulse as illustrated below. Illustration of phase offset. The phase offset is configured using the PMBus command INTERLEAVE and is defined as: $$Phase\_offset(^{\circ}) = 360^{\circ} \times \frac{Interleave\_order}{Number\_in\_group}$$ Interleave\_order is in the range 0-15. Number\_in\_group is in the range 0-15 where a value of 0 means 16. The set resolution for the phase offset is $360^{\circ}$ / $16 = 22.5^{\circ}$ . By default Number\_in\_group = 0 and Interleave\_order = Four LSB's of set PMBus address (see section PMBus Addressing). #### Soft-start and Soft-stop The soft-start and soft-stop control functionality allows the output voltage to ramp-up and ramp-down with defined timing with respect to the control of the output. This can be used to control inrush current and manage supply sequencing of multiple controllers. The rise time is the time taken for the output to ramp to its target voltage, while the fall time is the time taken for the output to ramp down from its regulation voltage to 0 V. The on delay time sets a delay from when the output is enabled until the output voltage starts to ramp up. The off delay time sets a delay from when the output is disabled until the output voltage starts to ramp down. Illustration of Soft-Start and Soft-Stop. By default soft-stop is disabled and the regulation of output voltage stops immediately when the output is disabled. Soft-stop can be enabled through the PMBus command ON OFF CONFIG. The delay and ramp times can be reconfigured using the PMBus commands TON DELAY, TON RISE, TOFF DELAY and TOFF FALL. ### **Output Voltage Sequencing** A group of products may be configured to power up in a predetermined sequence. This feature is especially useful when powering advanced processors, FPGAs, and ASICs that require one supply to reach its operating voltage prior to another. Illustration of Output Voltage Sequencing. Different types of multi-product sequencing are supported: - 1. Time based sequencing. Configuring the start delay and rise time of each module through the PMBus interface and by connecting the CTRL pin of each product to a common enable signal. - 2. Event based sequencing. Routing the PG pin signal of one module to the CTRL pin of the next module in the sequence. - DDC based sequencing. Power Good triggered 3. sequencing with the same flexibility as time based sequencing. Configured through the PMBus interface and uses the DDC bus, see section Digital-DC bus. ### **Pre-Bias Startup Capability** Pre-bias startup often occurs in complex digital systems when current from another power source is fed back through a dual supply logic component, such as FPGAs or ASICs. There could also be still charged output capacitors when starting up shortly after turn-off. The product incorporates synchronous rectifiers, but will not sink current during startup, or turn off, or whenever a fault shuts down the product in a pre-bias condition. Illustration of Pre-Bias Startup. ### **Voltage Tracking** The product integrates a lossless tracking scheme that allows its output to track a voltage that is applied to the VTRK pin with no external components required. During ramp-up, the output voltage follows the VTRK voltage until the preset output voltage level is met. The product offers two modes of tracking as follows: Coincident. This mode configures the product to ramp its output voltage at the same rate as the voltage applied to the VTRK pin. Illustration of Coincident Voltage Tracking. 2. Ratiometric. This mode configures the product to ramp its output voltage at a rate that is a percentage of the voltage applied to the VTRK pin. The default setting is 50%, but a different tracking ratio may be set by an external resistive voltage divider. Illustration of Ratiometric Voltage Tracking. The master device in a tracking group is defined as the device that has the highest target output voltage within the group. This master device will control the ramp rate of all tracking devices and is not configured for tracking mode. Any device configured in tracking mode will ignore its soft-start/stop settings and take on the turn-on/turn-off characteristics of the voltage present at the VTRK pin. All of the CTRL pins in the tracking group must be connected and driven by a single logic source. Tracking is configured using the PMBus command TRACK\_CONFIG. ### **Digital-DC Bus** The Digital-DC Bus, DDC, is used to communicate between products. This dedicated single wire bus provides the communication channel between devices for features such as sequencing and fault spreading. The DDC solves the PMBus data rate limitation. The DDC pin on all devices in an application should be connected together. A pullup resistor is required on the common DDC in order to guarantee the rise time as follows: $$T = R_{DDC}C_{DDC} \le 1\mu s$$ Where $R_{DDC}$ is the pull up resistor value and $C_{DDC}$ is the bus loading. The pull-up resistor should be tied to an external supply voltage in range from 2.5 to 5.5 V, which should be present prior to or during power-up. The DDC is an internal bus, such that it is only connected across the modules and not the PMBus system host. DDC addresses are assigned on a rail level, i.e. modules within the same sequencing group share the same DDC address. Addressing groups across the DDC is done with a 5 bit DDC ID, yielding a theoretical total of 32 groups that can be shared with a single DDC bus. By default the DDC ID is set to the five LSB's of set PMBus address (see section PMBus Addressing). #### **Broadcast Control** The product can be configured to broadcast output voltage enable or setting of output voltage level over the DDC bus to other devices in the group. If configured to do so, a device receiving a PMBus OPERATION command or VOUT COMMAND command will broadcast the same command over the DDC bus, and other devices on the DDC bus will respond to the same commands. Broadcast control is configured using the PMBus command DDC\_GROUP. #### Fault Spreading The product can be configured to broadcast a fault event over the DDC bus to the other devices in the group. When a nondestructive fault occurs and the device is configured to shut down on a fault, the device will shut down and broadcast the fault event over the DDC bus. The other devices on the DDC bus will shut down together if configured to do so, and will attempt to re-start in their prescribed order if configured to do so. Fault spreading is configured using the PMBus command DDC\_GROUP and LEGACY FAULT GROUP. # THERMAL CONSIDERATION #### **General** The product is designed to operate in different thermal environments and sufficient cooling must be provided to ensure reliable operation. Cooling is achieved mainly by conduction, from the pins to the host board, and convection, which is dependent on the airflow across the product. Increased airflow enhances the cooling of the product. The Output Current Derating graph found in the Output section for each model provides the available output current vs. ambient air temperature and air velocity at specified V<sub>1</sub>. The product is tested on a 254 x 254 mm, 35 µm (1 oz), test board mounted vertically in a wind tunnel with a cross-section of 608 x 203 mm. The test board has 16 layers. #### **Definition of Product Operating Temperature** The temperature at positions P1, P2, P3, P4 and P5 should not exceed the maximum temperatures in the table below. The number of measurement points may vary with different thermal designs and topologies. Temperatures above specified maximum measured at the specified positions are not allowed and may cause permanent damage. Note that the max values are the absolute maximum rating (non destruction) and that the provided Electrical Specification data is guaranteed up to TP1 = +95°C. | Position | Description | Max. Temperature | |----------|----------------|------------------| | P1 | power inductor | 125°C | | P2 | VR controller | 115°C | | Р3 | Q1 | 125°C | | P4 | Q2 | 125°C | | P5 | Q3 | 125°C | # NDM3ZS-60V Back Side View #### NDM3ZS-60V Front Side View Note that the same PCB is used for the V, HT and HS versions of the modules. # Definition of Reference Temperature T<sub>p1</sub> The temperature at position P1 has been used as a reference temperature for the Electrical Specification data provided. # **Over Temperature Protection (OTP)** The products are protected from thermal overload by an internal over temperature shutdown function monitoring the power inductor or the VR controller. The default monitor location is the power inductor, the VR controller can be monitored by use of PMBus commands. These temperatures are continously monitored and when a temperature rises above the configured fault threshold level the product will respond as configured. The product can respond in several ways as follows: - 1. Immediate and definite shutdown of output voltage until the fault is cleared by PMBus command CLEAR FAULTS or the output voltage is re-enabled. - 2. Immediate shutdown of output voltage while the temperature is above the warning threshold. Operation resumes automatically and the output is enabled when the temperature has fallen below the warning threshold, i.e. there is a hysteresis defined by the difference between the fault threshold and the warning threshold. Default response is option 2. The default OTP thresholds and hysteresis are specified in Electrical Characteristics. The OTP limit, hysteresis and response for temperature in position P1 is configured using the PMBus commands OT\_FAULT\_LIMIT, OT\_WARN\_LIMIT and OT FAULT RESPONSE. #### **PCB Layout Considerations** The radiated EMI performance of the product will depend on the PCB layout and ground layer design. If a ground layer is used, it should be connected to the output of the product and the equipment ground or chassis. A ground layer will increase the stray capacitance in the PCB and improve the high frequency EMC performance. Further layout recommendations are listed below. - The pin strap resistors, RSET, and RSA should be placed as close to the product as possible to minimize loops that may pick up noise. - Avoid current carrying planes under the pin strap resistors and the PMBus signals. - The capacitors CIN should be placed as close to the input pins as possible. - The capacitors COUT should be placed close to the - The point of output voltage sense should be "down stream" of COUT. - Care should be taken in the routing of the connections from the sensed output voltage to the +S and -S terminals. These sensing connections should be routed as a differential pair, preferably between ground planes which are not carrying high currents. The routing should avoid areas of high electric or magnetic fields. - If possible use planes on several layers to carry VIN, VOUT and GND. There should be a large number of vias close to the VIN, VOUT and GND pads in order to lower input and output impedances and improve heat spreading between the product and the host board. # **SOLDERING INFORMATION - Surface Mounting** and Through-Hole Mount Pin in Paste Assembly The surface mount product is intended for forced convection or vapor phase reflow soldering in SnPb or Pb-free processes. The reflow profile should be optimised to avoid excessive heating of the product. It is recommended to have a sufficiently extended preheat time to ensure an even temperature across the host PWB and it is also recommended to minimize the time in reflow. A no-clean flux is recommended to avoid entrapment of cleaning fluids in cavities inside the product or between the product and the host board, since cleaning residues may affect long term reliability and isolation voltage. | General reflow process specifications | SnPb eutectic | Pb-free | |-----------------------------------------------------------------|---------------|-----------| | average ramp up (T <sub>PRODUCT</sub> ) | 3°C/s max | 3°C/s max | | Typical solder melting (liquidus) temperature (T <sub>L</sub> ) | 183°C | 221°C | | Minimum reflow time above $T_L$ | 60s | 60s | | Minimum pin temperature (T <sub>PIN</sub> ) | 210°C | 235°C | | Peak product temperature (T <sub>PRODUCT</sub> ) | 225°C | 260°C | | Average ramp-down (T <sub>PRODUCT</sub> ) | 6°C/s max | 6°C/s max | | Maximum time 25°C to peak | 6 minutes | 6 minutes | # **Minimum Pin Temperature Recommendations** Pin number 2B is chosen as reference location for the minimum pin temperature recommendation since this will likely be the coolest solder joint during the reflow process. ### SnPb solder processes For SnPb solder processes, a pin temperature (T<sub>PIN</sub>) in excess of the solder melting temperature, (T<sub>1</sub>, 183°C for Sn63Pb37) for more than 60 seconds and a peak temperature of 220°C is recommended to ensure a reliable solder joint. For dry packed products only: depending on the type of solder paste and flux system used on the host board, up to a recommended maximum temperature of 245°C could be used, if the products are kept in a controlled environment (dry pack handling and storage) prior to assembly. #### Lead-free (Pb-free) solder processes For Pb-free solder processes, a pin temperature $(T_{PIN})$ in excess of the solder melting temperature (T, 217 to 221°C for SnAgCu solder alloys) for more than 60 seconds and a peak temperature of 245°C on all solder joints is recommended to ensure a reliable solder joint. # **Maximum Product Temperature Requirements** Top of the product PWB near pin 10A is chosen as reference location for the maximum (peak) allowed product temperature (T<sub>PRODUCT</sub>) since this will likely be the warmest part of the product during the reflow process. # SnPb solder processes For SnPb solder processes, the product is qualified for MSL 1 according to IPC/JEDEC standard J-STD-020C. During reflow T<sub>PRODUCT</sub> must not exceed 225 °C at any time. #### **Dry Pack Information** Products intended for Pb-free reflow soldering processes are delivered in standard moisture barrier bags according to IPC/JEDEC standard J-STD-033 (Handling, packing, shipping and use of moisture/reflow sensitivity surface mount devices). Using products in high temperature Pb-free soldering processes requires dry pack storage and handling. In case the products have been stored in an uncontrolled environment and no longer can be considered dry, the modules must be baked according to J-STD-033. ### **Thermocoupler Attachment** # **SOLDERING INFORMATION - Hole Mounting** The hole mounted product is intended for plated through hole mounting by wave or manual soldering. The pin temperature is specified to maximum to 270°C for maximum 10 seconds. A maximum preheat rate of 4°C/s and maximum preheat temperature of 150°C is suggested. When soldering by hand, care should be taken to avoid direct contact between the hot soldering iron tip and the pins for more than a few seconds in order to prevent overheating. A no-clean flux is recommended to avoid entrapment of cleaning fluids in cavities inside the product or between the product and the host board. The cleaning residues may affect long time reliability and isolation voltage. # **Delivery Package Information** The products are delivered in antistatic trays and in antistatic carrier tape (EIA 481 standard). | <b>Carrier Tape Specifications</b> | | | |------------------------------------|-------------------------------------------------|--| | material | antistatic PS | | | surface resistance | 10 <sup>5</sup> < Ohm/square < 10 <sup>10</sup> | | | bakeability | the tape is not bakeable | | | tape width, W | 56 mm [2.20 inch] | | | pocket pitch, P <sub>1</sub> | 32 mm [1.26 inch] | | | pocket depth, K <sub>0</sub> | 13 mm [0.51 inch] | | | reel diameter | 381 mm [15 inch] | | | reel capacity | 130 products/reel | | | reel weight | 1.8 kg/full reel | | | Tray Specifications | | | |---------------------|----------------------------------|--| | material | antistatic PS | | | surface resistance | $10^1$ < Ohm/square < $10^6$ | | | bakeability | the trays are not bakeable | | | tray thickness | 15 mm [0.709 inch] | | | box capacity | 100 products (2 full trays/box) | | | tray weight | 35 g empty tray, 549 g full tray | | # **PRODUCT QUALIFICATION SPECIFICATIONS** | | Characteristics | | | | | |---------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------|--|--| | External visual inspection | IPC-A-610 | | | | | | Change of temperature (Temperature cycling) | IEC 60068-2-14 Na | Temperature range<br>Number of cycles<br>Dwell/transfer time | -40 to 100°C<br>1000<br>15 min/0-1 min | | | | Cold (in operation) | IEC 60068-2-1 Ad | Temperature TA<br>Duration | -45°C<br>72 h | | | | Damp heat | IEC 60068-2-67 Cy | Temperature<br>Humidity<br>Duration | 85°C<br>85 % RH<br>1000 hours | | | | Dry heat | IEC 60068-2-2 Bd | Temperature<br>Duration | 125°C<br>1000 h | | | | Electrostatic discharge susceptibility | IEC 61340-3-1, JESD 22-A114<br>IEC 61340-3-2, JESD 22-A115 | Human body model (HBM)<br>Machine Model (MM) | Class 2, 2000 V<br>Class 3, 200 V | | | | Immersion in cleaning solvents | IEC 60068-2-45 XA, method 2 | Water<br>Glycol ether<br>Isopropyl alcohol | 55°C<br>35°C<br>35°C | | | | Mechanical shock | IEC 60068-2-27 Ea | Peak acceleration<br>Duration | 100 g<br>6 ms | | | | Moisture reflow sensitivity <sup>1</sup> | J-STD-020C | Level 1 (SnPb-eutectic)<br>Level 3 (Pb Free) | 225°C<br>260°C | | | | Operational life test | MIL-STD-202G, method 108A | Duration | 1000 h | | | | Resistance to soldering heat <sup>2</sup> | IEC 60068-2-20 Tb, method 1A | Solder temperature<br>Duration | 270°C<br>10-13 s | | | | Robustness of terminations | IEC 60068-2-21 Test Ua1<br>IEC 60068-2-21 Test Ue1 | Through hole mount products Surface mount products | All leads<br>All leads | | | | Solderability | IEC 60068-2-58 test Td 1 | Preconditioning<br>Temperature, SnPb Eutectic<br>Temperature, Pb-free | 150°C dry bake 16 h<br>215°C<br>235°C | | | | 25.25.25 | IEC 60068-2-20 test Ta 2 | Preconditioning<br>Temperature, SnPb Eutectic<br>Temperature, Pb-free | Steam ageing<br>235°C<br>245°C | | | | Vibration, broad band random | IEC 60068-2-64 Fh, method 1 | Frequency<br>Spectral density<br>Duration | 10 to 500 Hz<br>0.07 g2/Hz<br>10 min in each direction | | | - Only for products intended for reflow soldering (surface mount products). Only for products intended for wave soldering (plated through hole products) #### **General Information** The calculations for CUI module failure rate ( $\lambda$ ) and mean time between failures (MTBF) are calculated at maximum output power and operating ambient temperature (TA) of + 40°C. The Telcordia SR-332 Issue 2 Method 1 (parts count method) is used to calculate the mean steady-state failure rate and standard deviation ( $\sigma$ ). The MTBF is defined as $1/\lambda$ . For the NDM3Z-90: | λ | 36 nFailures/h | |------------------------------|----------------| | σ | 7 nFailures/h | | MTBF | 27 Mh | | MTBF at 90% confidence level | 22 Mh | #### **Compatibility with RoHS Requirements** CUI NDM modules are compatible with the relevant clauses and requirements of RoHS directive 2011/65/EU. They have a maximum concentration of 0.01% by weight of cadmium and 0.1% by weight in homogeneous materials for lead, mercury, hexavalent chromium, PBB and PBDE. The Statement of Compliance document notes exemptions to the RoHS directive present in CUI Novum modules. CUI Novum modules meet and will continue to meet the obligations under regulation (EC) No 1907/2006 addressing the registration, evaluation, authorization and restriction of chemicals (REACH) as they become applicable. CUI will utilize the product materials declarations to communicate information on substances in the products. #### **Quality Statement** High quality of CUI products are achieved through conservative design rules, numerous design reviews and product qualifications. Products are designed and manufactured with a philosophy where quality systems and methods such as ISO 9000, Six Sigma and SPC are employed to ensure continuous improvements. Modules with early failures are screened out and parts are subjected to ATE-based final testing. #### Warrantv Explanations of warranty period and conditions can be found in the CUI Modules General Terms and Condition of Sale. #### **Limitation of Liability** CUI Inc does not make any other warranties, expressed or implied including any warrant of merchantability or fitness for a particular purpose (including, but not limited to use in life support applications, where malfunctions of product can cause injury to a person's health or life). The information and specifications in this technical document are believed to be correct at the time of publication. However, no liability is accepted for inaccuracies, printing errors or for any consequences thereof. CUI Inc reserves the right to change the contents of this technical specification at any time without prior notice. © CUI Inc 2015 #### Safety CUI NDM modules are designed in accordance with safety standards IEC/EN/UL 60950-1 Safety of Information Technology Equipment. On-board DC/DC converters and DC/DC regulators are defined as component power supplies and thus cannot fully comply with the provisions of any safety requirements without "conditions of acceptability". Clearance between conductors and between conductive parts of the component power supply and conductors on the board in the final product must meet the applicable safety requirements. Certain conditions of acceptability apply for component power supplies with limited stand-off (see Mechanical Information and Safety Certificate for further information). It is the responsibility of the installer to ensure that the final product housing these components complies with the requirements of all applicable safety standards and regulations for the final product. CUI NDM modules are certified in accordance with EN 60950-1 and UL 60950-1 recognized. All parts of the CUI NDM modules meet the flammability rating requirements for V-0 class material according to IEC 60695-11-10, Fire hazard testing, test flames – 50 W horizontal and vertical flame test methods. A slow blow fuse is recommended to be placed at the input of each DC/DC converter. The fuse should be placed in front of the input filter if such a filter is used. The fuse will provide the following functions in the rare event of a component problem that imposes a short circuit on the input source: - Isolate the fault from the input power source so as to isolate the fault from the other parts of the system - Protect the distribution wiring from excessive current thus preventing hazardous overheating The DC/DC regulator output is SELV if the input source meets the requirements for SELV circuits according to IEC/EN/UL 60950-1. # **REVISION HISTORY** | rev. | date | |------|------------| | 1.02 | 08/24/2015 | The revision history provided is for informational purposes only and is believed to be accurate. Headquarters 20050 SW 112th Ave. Tualatin, OR 97062 800.275.4899 Fax 503.612.2383 cui.com techsupport@cui.com Novum is a trademark of CUI. PMBus is a trademark of SMIF, Inc. Solus is a trademark of CUI Digital-DC is a trademark of Intersil Corporation. CUI Novum products use patented technology licensed from Power-One. CUI Novum products use technology covered under US patents 7,777,458 and 7,812,577 All other trademarks are the property of their respective owners. CUI offers a two (2) year limited warranty. Complete warranty information is listed on our website. CUI reserves the right to make changes to the product at any time without notice. Information provided by CUI is believed to be accurate and reliable. However, no responsibility is assumed by CUI for its use, nor for any infringements of patents or other rights of third parties which may result from its use. CUI products are not authorized or warranted for use as critical components in equipment that requires an extremely high level of reliability. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.